/*******************************************************************************
* This file is part of logisim-evolution.
*
* logisim-evolution is free software: you can redistribute it and/or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation, either version 3 of the License, or
* (at your option) any later version.
*
* logisim-evolution is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*
* You should have received a copy of the GNU General Public License
* along with logisim-evolution. If not, see <http://www.gnu.org/licenses/>.
*
* Original code by Carl Burch (http://www.cburch.com), 2011.
* Subsequent modifications by :
* + Haute École Spécialisée Bernoise
* http://www.bfh.ch
* + Haute École du paysage, d'ingénierie et d'architecture de Genève
* http://hepia.hesge.ch/
* + Haute École d'Ingénierie et de Gestion du Canton de Vaud
* http://www.heig-vd.ch/
* The project is currently maintained by :
* + REDS Institute - HEIG-VD
* Yverdon-les-Bains, Switzerland
* http://reds.heig-vd.ch
*******************************************************************************/
package com.cburch.logisim.std.memory;
import java.util.ArrayList;
import java.util.HashMap;
import java.util.Map;
import com.bfh.logisim.designrulecheck.Netlist;
import com.bfh.logisim.designrulecheck.NetlistComponent;
import com.bfh.logisim.fpgagui.FPGAReport;
import com.bfh.logisim.settings.Settings;
import com.cburch.logisim.data.AttributeSet;
import com.cburch.logisim.data.Value;
public class JKFlipFlop extends AbstractFlipFlop {
private class JKFFHDLGeneratorFactory extends
AbstractFlipFlopHDLGeneratorFactory {
@Override
public String ComponentName() {
return "J-K Flip-Flop";
}
@Override
public Map<String, String> GetInputMaps(NetlistComponent ComponentInfo,
Netlist Nets, FPGAReport Reporter, String HDLType) {
Map<String, String> PortMap = new HashMap<String, String>();
PortMap.putAll(GetNetMap("J", true, ComponentInfo, 0, Reporter,
HDLType, Nets));
PortMap.putAll(GetNetMap("K", true, ComponentInfo, 1, Reporter,
HDLType, Nets));
return PortMap;
}
@Override
public Map<String, Integer> GetInputPorts() {
Map<String, Integer> Inputs = new HashMap<String, Integer>();
Inputs.put("J", 1);
Inputs.put("K", 1);
return Inputs;
}
@Override
public ArrayList<String> GetUpdateLogic(String HDLType) {
ArrayList<String> Contents = new ArrayList<String>();
if (HDLType.endsWith(Settings.VHDL)) {
Contents.add(" s_next_state <= (NOT(s_current_state_reg) AND J) OR");
Contents.add(" (s_current_state_reg AND NOT(K));");
} else {
Contents.add(" assign s_next_state = (~(s_current_state_reg)&J)|");
Contents.add(" (s_current_state_reg&~(K));");
}
return Contents;
}
}
public JKFlipFlop() {
super("J-K Flip-Flop", "jkFlipFlop.gif", Strings
.getter("jkFlipFlopComponent"), 2, false);
}
@Override
protected Value computeValue(Value[] inputs, Value curValue) {
if (inputs[0] == Value.FALSE) {
if (inputs[1] == Value.FALSE) {
return curValue;
} else if (inputs[1] == Value.TRUE) {
return Value.FALSE;
}
} else if (inputs[0] == Value.TRUE) {
if (inputs[1] == Value.FALSE) {
return Value.TRUE;
} else if (inputs[1] == Value.TRUE) {
return curValue.not();
}
}
return Value.UNKNOWN;
}
@Override
protected String getInputName(int index) {
return index == 0 ? "J" : "K";
}
@Override
public boolean HDLSupportedComponent(String HDLIdentifier,
AttributeSet attrs) {
if (MyHDLGenerator == null)
MyHDLGenerator = new JKFFHDLGeneratorFactory();
return MyHDLGenerator.HDLTargetSupported(HDLIdentifier, attrs);
}
}